### **GDO Pin Usage**

By Siri Namtvedt

### **Keywords**

- CC1100
- CC1101
- CC1150
- CC2500

- CC2550
- GDO Pin
- RXFIFO\_OVERFLOW
- TXFIFO\_UNDERFLOW

### 1 Introduction

CC1100, CC1101, and CC2500 have three digital output pins, GDO0, GDO1, and GDO2, which are general control pins configured using IOCFG0.GDO0\_CFG, IOCFG1.GDO1\_CFG, and IOCFG2.GDO2\_CFG respectively. There are several different signals that can be monitored on the GDO pins and hence be

useful for the MCU controlling the radio. GDO1 is the same pin as the SO pin on the SPI interface, thus the output programmed on this pin will only be valid when CSn is high. It is important to notice that the CC1150 and the CC2550 only have two digital output pins; GDO0 and GDO1.



SWRA121A Page 1 of 11

### **Table of Contents**

| ΚE | EYWOR | RDS                                         | 1  |
|----|-------|---------------------------------------------|----|
| 1  | INT   | TRODUCTION                                  | 1  |
| 2  | AB    | BBREVIATIONS                                | 2  |
| 3  | IOC   | OCFGX = 0X06                                | 3  |
|    | 3.1   | TX WHEN IOCFGx = 0x06                       | 3  |
|    | 3.1.1 | Error Free $TX$ (IOCFGx = $0x06$ )          | 3  |
|    | 3.1.2 | $TXFIFO\_UNDERFLOW$ (IOCFGx = $0x06$ )      | 3  |
|    | 3.2   | RX WHEN IOCFGx = 0x06                       | 4  |
|    | 3.2.1 | Error Free RX (IOCFGx = $0x06$ )            | 4  |
|    | 3.2.2 | $RXFIFO_OVERFLOW$ (IOCFGx = $0x06$ )        | 4  |
|    | 3.2.3 | Address Filtering (IOCFGx = $0x06$ )        | 5  |
|    | 3.2.4 | Maximum Length Filtering (IOCFGx = $0x06$ ) | 5  |
| 4  | IOC   | OCFGX = 0X00                                | 6  |
| 5  | IOC   | OCFGX = 0X01                                | 7  |
| 6  | IOC   | OCFGX = 0X02                                | 8  |
| 7  |       | OCFGX = 0X03                                |    |
| 8  |       | OCFGX = 0X07                                |    |
| 9  |       | EFERENCES                                   |    |
| 10 | GE    | ENERAL INFORMATION                          |    |
| _  | 10.1  | DOCUMENT HISTORY                            | 11 |

### 2 Abbreviations

| Cyclic Redundancy Check     |
|-----------------------------|
| First-In-First-Out          |
| Interrupt Service Routine   |
| Micro Controller Unit       |
| Serial Peripheral Interface |
|                             |



### $3 \quad IOCFGx = 0x06$

This signal is probably the most useful signal related to the packet handler engine. The GDOx pin is asserted when a sync word has been sent / received, and de-asserted at the end of the packet. In RX, the pin will de-assert when address filtering or maximum length filtering leads to a packet being discarded or if the RX FIFO overflows. In TX, the pin will de-assert if the TX FIFO underflows.

#### 3.1 TX when IOCFGx = 0x06

### 3.1.1 Error Free TX (IOCFGx = 0x06)

Assume transmitting the following packet: 0x06, 0x01, 0x02, 0x03, 0x04, 0x05, 0x06. The radio is configured to use variable packet length mode (PKTCTRL0.LENGTH\_CONFIG = 1), CRC insertion is enabled (PKTCTRL0.CRC\_EN = 1), and the data rate is 250 kbps.

After the sync word is transmitted (1), 9 more bytes are sent: 1 length byte + 6 payload bytes + 2 CRC bytes. This takes  $(9 \cdot 8) \cdot (1 / 250000) = 288$  [us]. In Figure 1, the GDOx signal is high for about 292 us. The difference between the theoretical value and the measure value is due to internal delays in the signal path. The radio will be in the state determined by MCSM1.TXOFF MODE after GDOx is de-asserted (2).



Figure 1. Error Free TX (IOCFGx = 0x06)

### 3.1.2 TXFIFO\_UNDERFLOW (IOCFGx = 0x06)

Assume transmitting the following packet: 0x03, 0x01, 0x02. The radio is configured as described in 3.1.1.

Since variable packet length mode is used, transmitting this packet will make the radio enter the TXFIFO\_UNDERFLOW state (the length byte is 3, but there are only two bytes in the payload; 0x01 and 0x02). This means that the GDOx signal will be de-asserted (2) after  $(3\cdot 8)\cdot (1\ /\ 250000)=96$  [us] ((1) shows sync transmitted). The only way to get out of TXFIFO\_UNDERFLOW state is to issue a SFTX strobe. This will get the radio back to IDLE state, regardless of the MCSM1.TXOFF\_MODE setting.



Figure 2. TXFIFO\_UNDERFLOW (IOCFGx = 0x06)



SWRA121A Page 3 of 11

### 3.2 RX when IOCFGx = 0x06

### 3.2.1 Error Free RX (IOCFGx = 0x06)

Assume receiving the packet transmitted in 3.1.1. As seen in Figure 3, the GDOx signal on the receiver (SYNC RECEIVED / PACKET RECEIVED) is asserted (3) and de-asserted (4) just after the GDOx signal on the transmitter (SYNC SENT / PACKET SENT) is asserted (1) and de-asserted (2). The radio will be in the state determined by MCSM1.RXOFF\_MODE after GDOx is de-asserted.



Figure 3. Error Free RX (IOCFGx = 0x06)

### 3.2.2 RXFIFO OVERFLOW (IOCFGx = 0x06)

The transmitted packet is still the same as in 3.1.1, but the receiver has been configured to use fixed packet length mode (PKTCTRL0.LENGTH\_CONFIG = 0) and the packet length is set to 70 (PKTLEN = 0x46). Sync word is received (3) immediately after the sync word has been transmitted (1). However, when the packet it sent (2), the receiver continues in RX state since it is configured to receive 70 bytes. After 2.15 ms the radio enters RXFIFO\_OVERFLOW state (4). It only takes  $(64 \cdot 8) \cdot (1 / 250000) = 2.048$  [ms] to fill up the RX FIFO, but due to some internal buffering, it takes some additional time before RXFIFO\_OVERFLOW state is entered. The only way to get out of RXFIFO\_UNDERFLOW state is to issue a SFRX strobe. This will get the radio back to IDLE state, regardless of the MCSM1.RXOFF\_MODE setting. Please see the Errata Note for a description of a bug related to the RXFIFO\_OVERFLOW state.



Figure 4. RXFIFO\_OVERFLOW (IOCFGx = 0x06)



SWRA121A Page 4 of 11

### 3.2.3 Address Filtering (IOCFGx = 0x06)

Assume transmitting the following packet: 0x0A, 0x07, 0x02, 0x03, 0x04, 0x05, 0x06, 0x07, 0x08, 0x09, 0x0A (the radio settings are the same as in 3.1.1). The receiver have the same radio settings as the transmitter, but in addition it is configured to use address filtering (PKTCTRL1.ADR\_CHK = 1 and ADDR = 0x06). When address filtering is enabled, the receiver will interpret the second byte received after the sync word as the address (if fixed packet length mode where used (PKTCTRL0.LENGTH\_CONFIG = 0), it would interpret the first byte after sync as the address byte, since the packet would not have a length byte).



Figure 5. Address Filtering (IOCFGx = 0x06)

Since the receiver has the address 0x06 (ADDR = 0x06) and the second byte received after sync is 0x07, the packet will be discarded and GDOx will de-assert (2). Figure 5 shows that GDOx is de-asserted after 66 us (2 bytes must be received before the address is checked;  $(2 \cdot 8) \cdot (1 / 250000) = 64$  [us] ((1) shows sync received). After GDOx is de-asserted, the radio will go back to RX state, regardless of the MCSM1.RXOFF\_MODE setting.

### 3.2.4 Maximum Length Filtering (IOCFGx = 0x06)

If using maximum length filtering (PKTCTRL0.LENGTH\_CONFIG = 1 and PKTLEN set to the maximum packet length the radio should accept) the GDOx signal will behave the same way as described in 3.2.3. However, the GDOx pin will be de-asserted (2) after 32 us (and not 64 us) since only the length byte has to be received before the filtering can take place. After the GDOx signal has been de-asserted, the radio will also in this case go back to RX state, regardless of the MCSM1.RXOFF\_MODE setting. In Figure 6 ((1) is sync received), the transmitted packet is the same as the one described in 3.2.3. On the receiver, PKTLEN = 0x09 (with PKTLEN ≥ 0x0A, the packet would be received properly).



Figure 6. Maximum Length Filtering (IOCFGx = 0x06)



SWRA121A Page 5 of 11

### 4 IOCFGx = 0x00

This signal is associated with the RX FIFO and is asserted when the RX FIFO is filled at or above the RX FIFO threshold and de-asserted when the RX FIFO is drained below the same threshold. This signal is not valid for CC1150 and CC2550.

Assume the same packet being transmitted as in 3.2.3. On the receiver, FIFOTHR.FIFO\_THR = 0 (4 bytes in the RX FIFO) and append status is enabled (PKTCTRL1.APPEND\_STATUS = 1). This means that a total of 13 bytes is put in the RX FIFO (1 length byte + 10 data bytes + 2 status bytes). It takes  $(4 \cdot 8) \cdot (1/250000) = 128$  [us] after sync word is received (1) until the GDOx pin indicated that there are 4 bytes in the RX FIFO (2). When 10 bytes has been read from the RX FIFO (and there are 3 bytes left), the GDOx pin is de-asserted (3).



Figure 7. IOCFGx = 0x00



SWRA121A Page 6 of 11

### $5 \quad IOCFGx = 0x01$

This signal is associated with the RX FIFO and is asserted when the RX FIFO is filled at or above RX FIFO threshold or the end of packet is reached. It de-asserts when the RX FIFO is empty. This signal is not valid for CC1150 and CC2550.

Assume transmitting the packet described in 3.2.3. After the sync word is received (1) it takes  $(4 \cdot 8) \cdot (1 / 250000) = 128$  [us] before the RX FIFO threshold is reached (2) (see Figure 8).



Figure 8. IOCFGx = 0x01 (RX FIFO Filled Above Threshold)

For the transmission showed in Figure 9, the RX FIFO threshold is changed to 16 (FIFOTHR.FIFO\_THR = 3). Since only 13 bytes are to be received in the RX FIFO, the GDOx pin is not asserted before the whole packet has been received (1) (same time as the packet received signal is de-asserted (2)).



Figure 9. IOCFGx = 0x01 (End of Packet Reached)

The GDOx pin is de-asserted when the RX FIFO is empty (3). It is important to remember that due to a bug related to the RX FIFO one should never empty the RX FIFO before the last byte of the packet has been received (See Errata Notes for CC1100 [1], CC1101 [2], and CC2500 [3]).



SWRA121A Page 7 of 11

### $6 \quad IOCFGx = 0x02$

This signal is associated with the TX FIFO; it is asserted when the TX FIFO is filled at or above the TX FIFO threshold and is de-asserted when the TX FIFO is below the same threshold. Assume writing 11 bytes to the TX FIFO. FIFOTHR.FIFO\_THR = 14, meaning that there will be five bytes in the TX FIFO when the signal is asserted (1). The signal is deasserted (2) when the number of bytes in the TX FIFO goes below five. To illustrate this, the TXBYTES register was read just after the signal was de-asserted and it shows that there are four bytes in the TX FIFO (3).



Figure 10. IOCFGx = 0x02

### 7 IOCFGx = 0x03

This signal is associated with the TX FIFO; it asserts when TX FIFO is full and de-asserts when the TX FIFO is drained below the TX FIFO threshold. If FIFOTHR.FIFO\_THR = 0 (TX FIFO threshold = 61 bytes) and 64 bytes are written to the TX FIFO, the GDOx signal will behave as shown in Figure 11; It asserts after 64 bytes have been written to the TX FIFO (1) and de-asserts when there are less than 61 bytes left (2). Reading the TXBYTES register after the GDOx was de-asserted shows that there are 60 bytes left in the TX FIFO (3).



Figure 11. IOCFGx = 0x03



SWRA121A Page 8 of 11

### 8 IOCFGx = 0x07

This signal is asserted when a packet has been received with CRC OK and is de-asserted when the first byte is read from the RX FIFO. The signal is not valid for CC1150 and CC2550. Note that on the CC2500, this signal is only valid when PKTCTRL0.CC2400\_EN = 1. Figure 12 shows an 11 bytes long packet being transmitted. (1) shows sync sent and (2) shows packet sent. The GDOx signal is asserted (3) when the packet has been received (4) and is de-asserted after the first byte is read from the RX FIFO (5).



Figure 12. IOCFGx = 0x07

Assume the following scenario: The GDOx pin is used to generate an interrupt when a packet with CRC OK has been received. This means that if a faulty packet is being received, no interrupt is generated and hence the faulty packet will be in the RX FIFO, potentially causing the RX FIFO to overflow. A solution would be to use the CRC auto flush function (PKTCTRL1.CRC\_AUTOFLUSH = 1), which will flush the entire RX FIFO if the CRC check fails. The problem is that for the CRC filtering to work, PKTCTRL0.CC2400\_EN must be 0. This means that using this approach will only work on the CC1100 where this GDOx signal is valid for both PKTCTRL0.CC2400\_EN = 0 and PKTCTRL0.CC2400\_EN = 1. It is, however, still possible to use the CRC OK signal on the CC2500, but it should not be used as the single source of interrupt to an MCU. One way of using this signal is to use sync received / packet received (IOCFGx = 0x06) to generate an interrupt on falling edge and then, in the ISR, check if the GDOx pin, indicating CRC OK, is asserted or not. If the GDOx pin is not asserted, the received packet is faulty and the RX FIFO should be flushed by issuing an SFRX strobe. Remember that the SFRX strobe should only be issued when the radio is in RXFIFO\_OVERFLOW state or when in IDLE state.



SWRA121A Page 9 of 11

### 9 References

- [1] <u>CC1100 Single-Chip Low Cost Low Power RF-Transceiver, Data sheet</u> (cc1100.pdf)
- [2] <u>CC1101 Single-Chip Low Cost Low Power RF-Transceiver, Data sheet</u> (cc1101.pdf)
- [3] <u>CC2500 Single-Chip Low Cost Low Power RF-Transceiver, Data sheet</u> (cc2500.pdf)



SWRA121A Page 10 of 11

### 10 General Information

### 10.1 Document History

| Revision | Date       | Description/Changes                                           |
|----------|------------|---------------------------------------------------------------|
| SWRA121A | 2007.10.22 | Added reference table. Removed logo from header. Added CC1101 |
| SWRA121  | 2006.12.18 | Initial release.                                              |



SWRA121A Page 11 of 11

### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products              |                        | Applications       |                           |
|-----------------------|------------------------|--------------------|---------------------------|
| Amplifiers            | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters       | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                   | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface             | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic                 | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt            | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers      | microcontroller.ti.com | Security           | www.ti.com/security       |
| RFID                  | www.ti-rfid.com        | Telephony          | www.ti.com/telephony      |
| Low Power<br>Wireless | www.ti.com/lpw         | Video & Imaging    | www.ti.com/video          |
|                       |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2007, Texas Instruments Incorporated